1 / 12

Bit-Line Leakage Cancellation: Design and Test Automation

Bit-Line Leakage Cancellation: Design and Test Automation. Sudhanshu Khanna. Deliverables. Bit-Line Leakage Cancellation Schematic Layout On-Chip High Speed Testing Memory BIST. BOTTOM – UP DESIGN. TOP – DOWN DESIGN. Goals & Constraints: L1 Cache design. Achieve High Density

flynn-salas
Télécharger la présentation

Bit-Line Leakage Cancellation: Design and Test Automation

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Bit-Line Leakage Cancellation: Design and Test Automation Sudhanshu Khanna

  2. Deliverables • Bit-Line Leakage Cancellation • Schematic • Layout • On-Chip High Speed Testing • Memory BIST BOTTOM – UP DESIGN TOP – DOWN DESIGN

  3. Goals & Constraints: L1 Cache design • Achieve High Density • How: More Bit-Cells, Less Periphery • Achieve High Speed • How: Lower Read Time • L1 bit-cells use Low-Vt transistors • Memory-Vdd must be same as Core-Vdd • => Can’t use Multi-Vdd to increase performance

  4. Why is Bit-Line Leakage an Issue • Challenges (Scaling issues) • Lower Iread • Higher Ileakage • Only solution: Reduce # cells on a bit-line => Lower Density

  5. Why is Bit-Line Leakage an Issue • SA differential = V(BL) – V(BLB) • If BL leaks, differential lowers (data-dependent too) • More time needed to generate same differential => Lower Speed

  6. Where is Bit-line leakage an issue? • Advanced technology nodes • Issue: High Vt variation, high leakage • Result: Impact on performance • Sub-threshold memory • Issue: Low Ion/Ioff • Result: Energy penalty due to higher required BL swing • High Temperature Compliant Memories • Alternative memories

  7. Bit-line Leakage Cancellation • Sense leakage value during pre-charge • Inject opposite current during read • Drawbacks: • V -> I conversion inaccuracies • Pre-charge to VDD – Vt required Agawa et al, 2001

  8. High Speed Testing Issues Signal Analyzer ~ 100 MHz TESTER ~ 20 MHz 1 GHz Inverter OUTPUT PAD ~ 200 MHz You can make a FAST inverter, but you cant see it work

  9. Memory BIST High Speed Clock External Tester (Slow Testing) F S M Data generator Address generator Fail Control generator  BIST mode Memory Start Done

  10. M-BIST Design Flow Algorithm Behavioral Verilog: NC-Verilog Structural Verilog: RTL Compiler Place and Route: Encounter Integration with Custom Memory: Virtuoso

  11. Top-Down Flow Issues Faced • RTL Complier • Assign Statements • Unused Nets connect to VDD, VSS • Inputs of standard blocks e.g. Carry-In of Adder • Unused bus signals: e.g. Z[4] of a bus Z[11:0] • Encounter • < > vs [ ] • Virtuoso: • Global Signals

  12. Thanks for your time !

More Related