1 / 23

Homework

Homework. Reading None (Finish all previous reading assignments) Machine Projects Continue with MP5 Labs Finish lab reports by deadline posted in lab. Hierarchy for 80286 Memory and I/O. IBM PC-AT (“Advanced Technology” in 1984) DOS 3.0 Operating System

aletta
Télécharger la présentation

Homework

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Homework • Reading • None (Finish all previous reading assignments) • Machine Projects • Continue with MP5 • Labs • Finish lab reports by deadline posted in lab

  2. Hierarchy for 80286 Memory and I/O • IBM PC-AT (“Advanced Technology” in 1984) • DOS 3.0 Operating System • PC-AT bus evolved into Industry Standard Bus • Many manufacturers built ISA-based PCs/cards • ISA Bus • Slow 6 MHz evolved to 8 MHz or 125 nsecs/cycle • Address Bus 20 bits • Data Bus 16 bits

  3. IBM PC-AT Reference: http://www.vintage-computer.com/ibmpcat.shtml

  4. Big Picture (80286) 80286 ROM Memory RAM Memory Hard Disk ISA Bus: 20/16 bits, 8 MHz (125 nsecs/cycle) Serial Port Parallel Port Floppy Disk RTC Keyboard

  5. Hierarchy for 80486 Memory and I/O • CPU Clock: 66 MHz • Local Bus or CPU Bus • “Fast” 33MHz / 32 bits wide • Expansion Bus Controller (CPU-ISA Bridge) • ISA Bus (Legacy) • “Slow” 8 MHz or 125 nsecs/cycle • Address Bus 20 bits • Data Bus 16 bits

  6. Big Picture (80486)

  7. Competition for ISA replacement • Many vendors proposed busses to replace ISA as the technology improved • IBM: Micro Channel Architecture (MCA) • Extended Industry Standard Architecture (EISA) • VESA Local Bus • Intel: Peripheral Component Interconnect (PCI) • PCI had won commercial battle by mid-90’s • For a while PCs had a mix of ISA and PCI slots

  8. Hierarchy for Pentium 4 Memory and I/O • CPU Clock Speed • “Fast” 2 – 2.5 GHz • CPU “Front End” Bus Speed • “Fast” 533 MHz / 64 bits wide evolved to 800 MHz • CPU-PCI Bridge (“North Bridge”) • PCI Bus (Most prevalent peripheral bus after ISA) • “Medium Speed”: 33 or 66 MHz / 32 or 64 bits wide • PCI-ISA Bridge (“South Bridge”) • ISA Bus (Most prevalent “Legacy” peripheral bus) • “Slow Speed”: 8 Mhz / 20 and 16 Bits

  9. The Big Picture (Pentium) “North Bridge” “South Bridge”

  10. Motherboard Chipsets • The motherboard chip set provides the core logic and manages the motherboard's functions. • Several companies (including ATI, Intel, and nVidia) make motherboard chip sets, most of which offer the same basic features. • The variants of nVidia's nForce4 chip set were the most widely used on the boards though Intel's 975X Express has become increasingly popular for Intel-based motherboards.

  11. North Bridge CPU Bus PCI Bus FRAME# Expansion Bus Controller (CPU-PCI) “North Bridge” M/IO# TRDY# D/C# IRDY# W/R# STOP# REQ# AEN# GNT# BRDY# AD[31:0] A31-A3 BE7# - BE0# C/BE#[3:0] D31-D0 CLK

  12. South Bridge PCI Bus ISA Bus FRAME# Expansion Bus Controller (PCI-ISA) “South Bridge” MEMR# TRDY# MEMW# IRDY# IOR# STOP# IOW# REQ# INTA# GNT# AD[31:0] A23-A0 C/BE#[3:0] D23-D0 CLK

  13. Pentium 4 CPU Specifications • The Pentium 4 Processor • Introduced: May 6, 2002 • 512KB level-two cache • Operating at 533 MHz “front side bus” speed • Available now at 2.53 GHz, 2.4 GHz and 2.26 GHz and is priced at $637, $562 and $423, respectively, in 1,000-unit quantities. • Benchmarks: SPECint*_base2000 score of 882 SPECfp*_base2000 score of 860 • "Springdale" will have a FSB speed of 800 MHz

  14. Pentium CPU Block Diagram

  15. Enhancing Performance • “Pipelining is an implementation technique in which multiple instructions are overlapped in execution”, (Patterson and Hennessey, “Computer Organization and Design”, p. 436) Sequential Execution: Pipelined Execution:

  16. Pipeline Example (Cont’d) • Pipelining improves the overall performance by increasing instruction throughput per unit time not decreasing execution time of an individual instruction • Ideal speedup is number of stages in the pipeline • Do we achieve this? Sometimes / Not always • Notice the idle time in the pipe at certain times • Flushing pipeline during conditional jumps • Data being calculated by previous instruction may be needed too early in the next instruction

  17. IF IF IF IF IF IF IF IF IF IF OF OF OF OF OF OF OF OF OF OF EX EX EX EX EX EX EX EX EX EX OS OS OS OS OS OS OS OS OS OS Superscalar Processors • More than one execution pipeline executing in parallel • Note: Possible coordination problems must be resolved 0 1 2 3 4 5 6 7 8 9 Time in Base Cycles

  18. Custom Digital Signal Processor • Application is hard real time system – processing analog modem waveforms • Computations based on complex arithmetic • Rotation of a vector (e.g. carrier frequency) • Complex multiply • Filtering of a sequence of signal samples • Loop doing complex multiply and addition

  19. Digital Signal Processor Architecture Signal Processing Controller (SPC) Fetch and Execute Instructions Controlling Host Processor (68000) SPC Program Memory Address/Modulo Registers R0 R1 N0 N1 Real MAR Chip Select Imaginary MAR Chip Select Multiplier-Accumulator-Ram (Imaginary) Multiplier-Accumulator-Ram (Real) Address Bus ALU Memory Data Bus Memory ALU From Phone Line Analog/Digital Converter Digital/Analog Converter To Phone Line

  20. Addresses and Complex Data • Addresses stored in SPC Registers • Pointers to complex data in MAR memories • Register post increment modes: Increment by one Decrement by one Increment by one modulo specified N register Decrement by one modulo specified N register • Complex numbers stored in MAR memories: • Real part in one MAR (Real MAR) • Imaginary part in other MAR (Imaginary MAR)

  21. Multiplier-Accumulator-RAM Multiplier X-Register Y-Register MAC MPY Adder Accumulator Selector 256 Words of RAM Memory Selector Address from SPC Chip Select From SPC From Other MAR To Other MAR

  22. SPC/MAR Assembly Programming • Complex Multiply (RR0 * RR1 – IR0 * IR1) + i (RR0 * IR1 + RR1 * IR0) YPP.P MP.R1 Load both Y from own memory at R1 address MPY.P MR.R0 Multiply both with real memory at R0 address YMM.R MI.R1 Load minus real Y from imag memory at R1 address YPP.I MR.R1 Load imag Y from real memory at R1 address MAC.P MI.R0 Multiply/add both with imag memory at R0 address NOP Result not ready yet: NOP or housekeeping NOP Result not ready yet: NOP or housekeeping STA.P MP.R0 Store each acc. in own memory at R0 address

More Related