Progress Report: Phase-Frequency Detector and Charge Pump Circuit Simulation Analysis
Detailed analysis of PLL structure, PFD, Charge Pump circuit simulation results, VCO performance, and loop specification based on key research references.
Progress Report: Phase-Frequency Detector and Charge Pump Circuit Simulation Analysis
E N D
Presentation Transcript
NSoC 3D Graphic Progress Report Advisor :AssistantProfessor. Ko -Chi Kuo Presenter : Yi -Sing Tsai(蔡逸星) Date : 03/05/2009
phase frequency detector(PFD) (a) phase frequency detector(PFD) (b)DFF circuit
PFD post-simulation result(1/3) PFD Reference Frequency lead divider signal
PFD post-simulation result(2/3) PFD Reference Frequency lag divider signal
PFD post-simulation result(3/3) PFD Reference Frequency and divider signal same phase
CP post-simulation result(1/2) CP Reference Frequency lag divider signal
CP post-simulation result(2/2) CP Reference Frequency lead divider signal
voltage-controlled oscillator (VCO) (a)Current-starved invert (b) ring oscillator composed of Current-starved inverts
VCOpost-simulation result VCO phase-noise
PLL post-simulation result PLL loop simulation (320M)
Reference • [1]Kevin J. Nowka, Gary D. Carpenter, Eric W. MacDonald, Hung C. Ngo, Bishop C. Brock, Koji I. Ishii, Tuyet Y. Nguyen, and Jeffrey L. Burns, “A 32-bit PowerPC System-on-a-Chip With Support for Dynamic Voltage Scaling and Dynamic Frequency Scaling”,IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 37, NO. 11, NOVEMBER 2002. • [2]Byeong-Gyu Nam, Jeabin Lee, Kwanho Kim, Seung Jin Lee,Hoi-Jun Yoo, “A 52.4mW 3D Graphics Processor with 141 Mvertices/s Vertex Shader and 3 Power Domains of Dynamic Voltage and Frequency Scaling”,ISSCC 2007/1 SESSION 15/ MULTIMEDIA AND PARALLEL SIGNAL PROCESSORS / 15.5. • [3]Ramchan Woo, Sungdae Choi, Ju-Ho Sohn, Seong-Jun Song,Young-Don Bae, Chi-Weon Yoon, Byeong-Gyu Nam, Jeong-HoWoo, Sung-Eun Kim, In-Cheol Park, Sungwon Shin, Kyung-DongYoo, Jin-Yong Chung, Hoi-Jun Yoo, “A 210mW Graphics LSI Implementing Full 3D Pipeline with 264Mtexels/s Texturing for Mobile Multimedia Applications”,ISSCC 2003 / SESSION 2 / MULTIMEDIA SIGNAL PROCESSING / PAPER 2.4. • [4]A. Djemouai, M. Sawan, “Fast-Locking Low-Jitter Integrated CMOS Phase-Locked Loop”, IEEE International Symposium on Circuits and Systems ISCAS, pp. 264-267, May 6-9, 2001. • [5]J. G. Maneatis, “Precise delay generation using coupled oscillators,” IEEE Solid-State Circuits, pp. 118 -119, 273. Feb 1993. • [6]劉深淵 . 楊清淵 著 “鎖相迴路” 滄海書局 2006年出版 • [7] J. Yuan and C. Svensson, “New Single-Clock CMOS Latches and Flipflops with Improved Speed and Power Savings”, JSSC, Jan 1997, pp 62-69