1 / 18

HINP32C

HINP32C. Southern Illinois University Edwardsville VLSI Design Research Laboratory Washington University in Saint Louis Nuclear Reactions Group. Jon Elson, Dr. Lee Sobotka, Dr. Robert Charity Department of Chemistry Nuclear Reactions Group Washington University in Saint Louis.

zandra
Télécharger la présentation

HINP32C

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. HINP32C Southern Illinois University Edwardsville VLSI Design Research Laboratory Washington University in Saint Louis Nuclear Reactions Group

  2. Jon Elson, Dr. Lee Sobotka, Dr. Robert Charity Department of Chemistry Nuclear Reactions Group Washington University in Saint Louis Dr. George L. Engel,Muthu Sadavisam,Mythreyi Nethi Department of Electrical and Computer Engineering VLSI Design Research Laboratory Southern Illinois University Edwardsville University Cooperation

  3. General Description • HINP32C is a 32 channel integrated circuit (IC) for use in a series of experiments in low and intermediate energy nuclear physics. • The IC will be fabricated in the AMIS 0.5 mm, N-well CMOS, double-poly, triple-metal, high-resistance process through MOSIS. • The die is 6 mm x 6 mm.

  4. Overview • Need for HINP32C • IC specifications / features • How does it all work? • Expected performance • Where do we go from here?

  5. Need for HINP32C • Need for high density signal processing in low and intermediate energy nuclear physics community is widespread • No commercial chip was found to do exactly what we wanted. Necessary for the “experimenter” to be in the “designer’s seat” • Timing, self-triggering, and on chip sparsification non-existent or inadequate • Gain ranges beyond 50 MeV not available

  6. Sample Applications • Spectroscopy of low lying particle unstable states by resonance decay correlation techniques • Inverse (d,p) scattering experiments designed to study shell structure and pairing in n-rich nuclei • Inverse (p,d) reactions examining the n single particle structure of secondary unstable beams • Particle-particle correlation experiments at intermediate energy designed to refine temperature determinations and to image source characteristics • Si arrays for detecting  particles and CZT and Ge arrays for detecting  ray’s.

  7. Initial Specifications • 100 MeV full range with 25 keV (FWHM) resolution • Time resolution of 500 ps (FWHM) for a monoenergetic 5 MeV a-particle • Capable of processing either polarity • Data sparsification: User selection of either hit channels or all to be read out • High level of debug capability • Compatibility with modern pipeline ADC’s

  8. Two gain modes: 100 MeV or 500 MeV • Capable of processing either polarity • Variable peaking time: 1 ms – 2 ms • Channel by channel disable of on-chip CFDs • Analog multiplicity output (and logical OR) • Data Sparsification: User selection of either hit channels or all to be read out • Two time measurement ranges: 250 ns or 1 ms • Automatic reset of time-to-voltage and peak sampling circuits unless vetoed by user with variable decision time (300 ns – 30 ms) ImplementedFeatures

  9. reset Reset Logic time (Volts) Pseudo CFD TVC q (Coulombs) CSA energy (Volts) Slowshaper Peak sampler Channel Block Diagram

  10. CSA • Each channel consists of a charge sensitive amplifier (CSA) with two gain modes: 100 MeV and 500 Mev full-scale. • The CSA output (30 ns risetime, 50 mse falltime) is split to feed energy and timing branches each of which produce sparsified pulse trains with synchronized addresses for off-chip digitization with a pipelined ADC Noise slope: 3 e / pF Noise at 0 pF : 2475 e Noise at 75 pF: 2600 e Resolution: 25 - 30 keV

  11. Slow Shaper • The energy leg consists of a third-order, tranconductance-C shaping filter with a fast return to baseline, < 20 ms, and variable peaking time: 1 ms - 2 ms. • This slow-shaper is followed by a continuous-time peak sampling circuit. Energy resolution is 25-30 keV in the 100 MeV (FS) mode. • This slow-shaper is followed by a continuous-time peak sampling circuit

  12. CFD • The timing leg consists of a pseudo constant fraction discriminator (CFD) composed of a leading edge and a zero-cross discriminator. The zero-crossing discriminator has its offsets dynamically nulled. • A 6-bit DAC is used to correct offsets associated with the leading-edge circuit as well as to set CFD threshold levels. When the CFD fires it starts a time-to-voltage conversion (TVC). • A fast logical ‘OR’ signal and an analog output proportional to the number of channels that were hit are available for use. The logical ‘OR’ and the analog multiplicity output are also automatically reset unless vetoed by the user. • The energy leg consists of a third-order, tranconductance-C shaping filter with a fast return to baseline (20 ms) and variable peaking time (1 ms - 2 ms).

  13. TVC The TVC circuit has two measurement ranges: 250ns and 1 ms. The conversion is stopped by a common stop signal applied to all channels. The TVC circuit as well as the peak sampling circuit is automatically reset after a variable delay time (300 ns – 30 ms) reference to when the CFD fires, unless vetoed by the user. The intrinsic time resolution on-chip is 150 ps in the 250 ns range mode.

  14. Common Circuits A common channel provides biasing for the 32 processing channels and contains readout electronics. A 48-bit configuration register allows the user to selectively disable CFD outputs on a channel by channel basis, select test modes, select processing for either positive or negative CSA pulses, select CSA gain mode, TVC measurement range, and assign an 8-bit ID to the chip. The chip only responds when an externally applied chip address matches the ID stored in the chip's configuration register.

  15. Power Breakdown

  16. Area Breakdown

  17. Where do we go from here? • HINP16C is presently being tested! • The testing process will take several months • If HINP16C succeeds then we will move on to HINP32C • ADDITIONAL PROJECTS • Peak sampler with digital assist • Lower-noise version of shaper? • Multiple sampling PSD chip

  18. MicrochipdesignedatSIUE

More Related