1 / 15

HSDSL Lab PCR CORDIC implementation on FPGA one semester project winter 2013/14

HSDSL Lab PCR CORDIC implementation on FPGA one semester project winter 2013/14. Supervisor: Moni Orbach. Students: Or Rotem Malachi Levi. Project goals. Implementing cordic algorithm in VHDL environment Investigating different acceleration methods

Télécharger la présentation

HSDSL Lab PCR CORDIC implementation on FPGA one semester project winter 2013/14

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. HSDSL LabPCRCORDIC implementation on FPGAone semester projectwinter 2013/14 Supervisor: MoniOrbach Students: Or Rotem Malachi Levi

  2. Project goals • Implementing cordic algorithm in VHDL environment • Investigating different acceleration methods • Testing performance and tradeoffs

  3. What is Cordic?

  4. The architecture – pipeline chosentop level Compare calculation block Compare calculation block Result calculation block Result calculation block

  5. The Blocks

  6. Work environment • C golden model – Code Blocks • VHDL – Quartus, Model Sim • DE2 board

  7. Test environment – model sim Generator real2bin DUT CORDIC Monitor- compare Output txt Cos(bin, txt) Sin(bin, txt) Angles (TXT) Golden model

  8. performance test environment • Throughput – timing analysis after synthesis in model sim • Latency – timing analysis after synthesis in model sim • Resources – quartos compilation plot

  9. Grant timeline synthesis Post syn simulation debugging Performers improvement Book writing

  10. end

  11. Appendix – cordic proof 1

  12. Appendix – cordic proof

More Related