1 / 25

Xilinx Design Flow

Xilinx Design Flow. FPGA Design Flow Workshop. Objectives. After completing this module, you will be able to: List the steps of the Xilinx design process Implement an FPGA design by using default software options. Outline. Overview ISE Summary. Xilinx Design Flow. Create Code/

chynna
Télécharger la présentation

Xilinx Design Flow

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Xilinx Design Flow FPGA Design Flow Workshop

  2. Objectives After completing this module, you will be able to: • List the steps of the Xilinx design process • Implement an FPGA design by using default software options

  3. Outline • Overview • ISE • Summary

  4. Xilinx Design Flow Create Code/ Schematic HDL RTL Simulation Plan & Budget Implement Functional Simulation Synthesize to create netlist Translate Map Place & Route Timing Simulation CreateBit File Attain Timing Closure

  5. Plan & Budget Create Code/ Schematic HDL RTL Simulation Functional Simulation Synthesize to create netlist . . . Design Entry • Plan and budget • Two design-entry methods: HDL or schematic • Architecture Wizard, CORE Generator™ system, and StateCAD are available to assist in design entry • Whichever method you use, you will need a tool to generate an EDIF or NGC netlist to bring into the Xilinx implementation tools • Popular synthesis tools: Synplify, Precision, FPGA Compiler II, and XST • Simulate the design to ensure that it works as expected!

  6. Xilinx Implementation • Once you generate a netlist, you can implement the design • There are several outputs of implementation • Reports • Timing simulation netlists • Floorplan files • FPGA Editor files • and more! Implement . . . Translate Map Place & Route . . .

  7. What is Implementation? • More than just “Place & Route” • Implementation includes many phases • Translate: Merge multiple design files into a single netlist • Map: Group logical symbols from the netlist (gates) into physical components (slices and IOBs) • Place & Route: Place components onto the chip, connect them, and extract timing data into reports • Each phase generates files that allow you to use other Xilinx tools • Floorplanner, FPGA Editor, XPower

  8. Timing Closure • The Timing Closure Flow is a recommended method for helping designs meet their timing objectives • Details on each part of the flow are discussed in this course and in the Designing for Performance course

  9. Download • Once a design is implemented, you must create a file that the FPGA can understand • This file is called a bitstream: a BIT file (.bit extension) • The BIT file can be downloaded directly to the FPGA, or it can be converted into a PROM file, which stores the programming information

  10. Outline • Overview • ISE • Summary

  11. What is ISE? • Graphical interface to design entry and implementation tools • Access to synthesis and schematic tools • Including third-party synthesis tools • Implement your design with a simple double-click • Fine-tune with easy-to-access software options

  12. WebUpdate • Automatically checks for Service Packs on the web • Alerts you when an update is available • Supports PC platform only

  13. Creating a Project • Select File New Project • New Project Wizard guides you through the process • Project name and location • Target device • Software flow • Create or add source files

  14. Creating and AddingSource Files • To include an existing source file, double-click Add Existing Source • To create a new source file, double-click Create New Sourceand choose the type of file • HDL file • IP • Schematic • State diagram • Testbench • Constraints file

  15. Implementing a Design • To implement a design: • In the Sources in Project window, select the top-level source file • HDL, schematic, or EDIF,depending on your design flow • In the Processes for Source window, double-click Implement Design

  16. Implementation Status • ISE will run all of the necessary steps to implement the design • Synthesize HDL code • Translate • Map • Place & Route • Progress and status are indicated by icons • Green check mark ( ) indicates that the process was completed successfully • Yellow exclamation point ( ! ) indicates warnings • Yellow question mark ( ? ) indicates a file that is out of date • Red “X” indicates errors

  17. Simulating a Design • To simulate a design: • In the Sources in Project window, select a testbench file • In the Processes for Source window, expand ModelSim Simulator • Double-click Simulate Behavioral Model or Simulate Post-Place & Route Model • Can also simulate after Translate or after Map

  18. Sub-Processes • Each process can be expanded to view sub-tools and sub-processes • Translate • Floorplan • Assign Package Pins • Map • Analyze timing • Place & Route • Analyze timing • Floorplan • FPGA Editor • Analyze power • Create simulation model

  19. Hierarchical Simulation Netlists • Create separate simulation netlists and SDF files for each level of design hierarchy • Simplifies timing verification • Allows you to re-use testbenches from behavioral simulation • Hierarchy must be maintained during synthesis • Use the KEEP_HIERARCHY attribute in UCF file • For more information, see Answer #17693

  20. Program the FPGA • There are two ways to program an FPGA • Through a PROM device • You will need to generate a file that the PROM programmer will understand • Directly from the computer • Use the iMPACT configuration tool

  21. Outline • Overview • ISE • Summary

  22. Review Questions • What are the phases of the Xilinx design flow? • What are the components of implementation, and what happens at each step? • What are two methods used to program an FPGA?

  23. Answers • What are the phases of the Xilinx design flow? • Planning and budgeting, create code or schematic, RTL simulation, synthesize, functional simulation, implement, timing closure, timing simulation, BIT file creation • What are the components of implementation, and what happens at each step? • Translate: merges multiple design files into one netlist • Map: groups logical symbols into physical components • Place & Route: places components onto the chip and connects them together • What are two methods used to program an FPGA? • PROM • Xilinx iMPACT configuration tool

  24. Summary • Implementation means more than place & route • Xilinx provides a simple “pushbutton” tool to help you through the Xilinx design process

  25. Where Can I Learn More? • Complete design flow tutorials • http://support.xilinx.com  Documentation  Tutorials • On the phases of implementation • http://support.xilinx.com  Software Manuals  Development System Reference Guide • On hierarchical simulation netlists • http://support.xilinx.com Answer #17693 • Configuration Problem Solver • http://support.xilinx.com  Problem Solvers  Configuration Problem Solver

More Related