1 / 23

Department of Electronics

Advanced Information Storage 12. Atsufumi Hirohata. Department of Electronics. 17:00 11/November/2013 Monday (AEW 105). Quick Review over the Last Lecture. Flash memory :. NAND-flash writing operation :. NOR-type. 1 byte high-speed read-out. Low writing speed. Difficult to integrate.

hao
Télécharger la présentation

Department of Electronics

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. Advanced Information Storage 12 Atsufumi Hirohata Department of Electronics 17:00 11/November/2013 Monday (AEW 105)

  2. Quick Review over the Last Lecture Flash memory : NAND-flash writing operation : NOR-type • 1 byte high-speed read-out • Low writing speed • Difficult to integrate NAND-type • No 1 byte high-speed read-out • High writing speed • Ideal for integration NAND-flash erasing operation : • Flash erase for a unit block ( 1 ~ 10 kbyte ) only ! * http://www.tdk.co.jp/techmag/knowledge/200705/index2.htm

  3. 12 Dynamic Random Access Memory • Memory cell • Architecture • Data storage • Read-out • Refresh • Further integration

  4. Flash Memory vs DRAM Comparisons between flash memory and DRAM : Flash memory Tunnel barrier Floating gate Principles Transistor Transistor Condenser Electron charges are stored in the On On Electrons are stored at the floating gate. condenser. Writing operation Leakage from the condenser. Electrons cannot tunnel through the barriers. Data volatility * http://pc.nikkeibp.co.jp/article/NPC/20061228/257976/

  5. Storage and Working Memories Current major memories for storage and work : * http://techon.nikkeibp.co.jp/article/HONSHI/20070926/139715/

  6. Dynamic Random Access Memory (DRAM) In a computer, data is transferred from a HDD to a Dynamic Random Access Memory : Data stored in a capacitor.  Electric charge needs to be refreshed.  DRAM requires large power consumption. * http://www.wikipedia.org/

  7. DRAM Packages DRAM design : DRAM packages : • Dual in-line package (DIP) • Single in-line pin package (SIPP) • Single in-line memory module (SIMM) 30-pin • SIMM 72-pin • Dual in-line memory module (DIMM) 168-pin • Double data rate (DDR) DIMM 184-pin * http://www.wikipedia.org/

  8. Memory CellDevelopment DRAM memory cells : * http://www.intechopen.com/books/advances-in-solid-state-circuit-technologies/dimension-increase-in-metal-oxide-semiconductor-memories-and-transistors

  9. Memory Storage 1 DRAM cell consists of 1 capacitor + 1 switching FET (1C1T) : “1”-state : 1 V Floating capacitor 0 V OFF 2 V Capacitor “0”-state : 1 V 0 V OFF 0 V * http://www.wikipedia.org/

  10. Memory Read-Out Read-out operation of 1C1T : Word line (3.6 V) “1”-data : 1 V + ΔV = 2 V 3.6 V Data rewrite ON 2 V = 1 V + ΔV “0”-data : 1 V – ΔV = 0 V 3.6 V ON 0 V = 1 V – ΔV * http://www.wikipedia.org/; ** http://www.ritsumei.ac.jp/se/re/fujinolab/IntroLSI/IntroLSI-11.pdf

  11. Memory Refresh Refresh operation of 1C1T : * http://users.cis.fiu.edu/~prabakar/cda4101/Common/notes/lecture09.html

  12. DRAM Architecture DRAM architecture :: * http://www.wikipedia.org/

  13. Data Access Speed Addressing a cell : • Raw address strobe (RAS) • Column address strobe (CAS) • Page mode enables to address different columns in the same raw. • → Fast page mode • → Extended data out (EDO) • → Synchronous DRAM • PC-100 : 100 MHz cycles Cycle time 40 ~ 50 ns Access time 60 ~ 80 ns Col. 1 Col. 2 Raw 1 Col. 3 Data1 Data2 Data3 Cycle time 20 ~ 30 ns Access time 50 ~ 70 ns Col. 1 Col. 4 Col. 2 Raw 1 Col. 3 Data1 Data2 Data3 * http://www.elsena.co.jp/elspear/specialist_column/ddr-sdram.html

  14. Synchronous DRAM (SDRAM) SDRAM access diagram : * http://www.dewassoc.com/performance/memory/memory_speeds.htm

  15. DRAM Trends DRAM follows Moore’s law (160 % / yr.) : * http://www.intechopen.com/books/advances-in-solid-state-circuit-technologies/dimension-increase-in-metal-oxide-semiconductor-memories-and-transistors

  16. DRAM Design Developments Storage node shapes : * http://www.intechopen.com/books/advances-in-solid-state-circuit-technologies/dimension-increase-in-metal-oxide-semiconductor-memories-and-transistors

  17. Fin-Type DRAM Designs Various manufacturers developed different designs : * http://eetimes.jp/ee/articles/1306/14/news072.html

  18. Cells, Pages and Blocks Typical 10Gbit DRAM with high-k materials : * http://www.intechopen.com/books/advances-in-solid-state-circuit-technologies/dimension-increase-in-metal-oxide-semiconductor-memories-and-transistors

  19. For Higher Recording Density ... Conventional DRAM cell : Next-generation DRAM cell : Word line Word line Bit line Bit line Capacitor Capacitor 1-cell size 1-cell size Capacitor Source Word line Insulator for gating Channel Drain Bit line * http://www.wikipedia.org/

  20. DRAM Market Market dominated by 3 major manufacturers : * http://www.computerworld.com/s/article/9242145/After_Hynix_plant_fire_spot_market_DRAM_prices_jump_20_

  21. Super Pillar Transistor (SPT) Universal transistor architecture for various memories : * http://www.intechopen.com/books/advances-in-solid-state-circuit-technologies/dimension-increase-in-metal-oxide-semiconductor-memories-and-transistors

  22. Memory Types Dynamic Rewritable Volatile DRAM SRAM Static Non-volatile Static MRAM FeRAM PRAM Read only Non-volatile PROM Static Mask ROM Read majority (Writable) Flash Non-volatile Static EPROM * http://www.semiconductorjapan.net/serial/lesson/12.html

  23. Major Memories * http://techon.nikkeibp.co.jp/article/HONSHI/20070926/139715/

More Related