1 / 16

TMB and RAT Status Report

TMB and RAT Status Report. Endcap Muon meeting @ OSU April 16, 2004 Yangheng Zheng University of California, Los Angeles. TMB Status RAT Status. TMB2003A and RAT2003A. Replaces problematic PHOS4 fine delays with commercial DDD devices

ramla
Télécharger la présentation

TMB and RAT Status Report

An Image/Link below is provided (as is) to download presentation Download Policy: Content on the Website is provided to you AS IS for your information and personal use and may not be sold / licensed / shared on other websites without getting consent from its author. Content is provided to you AS IS for your information and personal use only. Download presentation by click this link. While downloading, if for some reason you are not able to download a presentation, the publisher may have deleted the file from their server. During download, if you can't get a presentation, the file might be deleted by the publisher.

E N D

Presentation Transcript


  1. TMB and RAT Status Report Endcap Muon meeting @ OSU April 16, 2004 Yangheng Zheng University of California, Los Angeles TMB Status RAT Status

  2. TMB2003A and RAT2003A • Replaces problematic PHOS4 fine delays with commercial DDD devices • ALCT and RPC inputs through RAT (Rpc Alct Transition) board • Rad-hard regulators used, 1.5v added for Virtex-2 core voltage • 4 base boards produced and bench-tested • 2 mezzanine boards with faster and larger FPGA’s (Xilinx Virtex-2 XC2V4000) Endcap Muon meeting@OSU

  3. TMB2004A and RAT2004A • Layout problems were fixed. • Power section was changed to allow Spartan-3 mezz. card upgrade (1.2v core voltage). • Firmware was re-written to get around Xilinx problem with use of global clock buffer lines for user I/O. Endcap Muon meeting@OSU

  4. TMB/RAT Original Pre-Production Planning (last Emu meeting) • January plan: • Build 27 working sets (TMB-base, TMB-mezz, RAT) by May 1: • 20 for two full crates and two spares at CERN, 1 bench test setup, 1 OSU test setup, 1 Rice test setup, 2 UF Track Finder cosmic ray test stand, 1 UC FAST site, 1 additional spare • Front panels: 20 without ALCT cable access (for CERN), 7 with ALCT cable access (for debugging) • Mezzanine boards: • Cost of XC2V4000’s prohibitive, so made 10 with XC2V3000’s (temporary measure, 85% full without RPC logic). • Planned for a Spartan-3 layout (proceeding) to save ~$500K. Endcap Muon meeting@OSU

  5. TMB/RAT Pre-Production Current Status • 32 TMB boards are bench-tested • Assembly house did a good job, very few errors. • As a result, testing was done ahead of schedule. • Tooling for Z-pack connector installation works well. • Virtex-2 mezzanine layout has a few bugs: • Pull-up resistors on some lines, pairs of output pads need to use same clock. • Firmware work-arounds implemented. • TMB regulators for mezzanine core voltage somewhat questionable: • Large ripple appears if mezzanine card is not plugged in. • 32 RAT modules were assembled. • 1 finished bench testing. • 31 are in final assembly. • No problems seen thus far. Endcap Muon meeting@OSU

  6. RAT Status and Plans • ME1 case: RPC input from Link boards • Need feedback from data interchange tests with RPC Link boards (~June at CERN). • May want to move RPC connectors back a little (~1.5 cm). • Will need to decide ME1 RPC cables, routing, strain relief. • ME2, ME3, ME4 case: no RPC inputs foreseen • Current RAT boards are fine for ALCT inputs. Endcap Muon meeting@OSU

  7. TMB & RAT Planning • 10 TMB2004A and 2 TMB2003A are currently useable (limited by number of mezzanine cards). • 2 TMB2004A are at UF for preparing for CERN test beam. • 1 TMB2004A are kept for reference and development. • 7 TMB2004A + 1 TMB2003A are at OSU for full-crate test. • 1 TMB2003A are at UC FAST site for development. • Next steps: • Do a full-crate test for CCB and MPC internal tests (at Rice before beam test?). • Send 4 TMB2004A to CERN for the test beam, early-to-mid May. Endcap Muon meeting@OSU

  8. Mezzanine Card Full Production • Virtex-2 versus Spartan-3: • Spartan-3 not available until 4th quarter of 2004. • Virtex-2 4000-series price was reduced. • Advantages of Virtex-2 XC2V4000: • Almost twice as fast as Virtex-E • Plenty of logic cells and memory for additional firmware: • Sensible ordering of pattern qualities (a problem in test beam 2003) • RPC data handling • Enough memory cells for “deadtime-free” triggering (like ALCT) • Available now • New quote brings these within the TMB budget. • Go ahead to procure XC2V4000’s? • Slight tweak needed for Virtex-2 mezzanine layout: • I/O pads are grouped in pairs, each pair needs to use the same clock. • Will be handled by PNPI. • (Spartan-3 layout proceeding anyway, cheaper by promised factor of ~2 than Virtex-II.) Endcap Muon meeting@OSU

  9. TMB2004A Cosmic Ray Testing • UF tests early April: • Only minor software changes needed to make TMB2004A work, but… • Have to rip apart system to do timing: • CFEB_Control needed in order to have modes to do timing and debugging. • CFEB_Control was incompatible with new CCB module. • When LCTs timed in, CFEB data was out-of-time: • Still need OSU experts to finish timing-in process. • Minor: event display data unpacking “broken” by 2-word status words addition to DDU output. • Continued development going on at UF, Rice, and UCLA FAST site: • UF? • Rice? • UCLA FAST? Endcap Muon meeting@OSU

  10. Test Beam Plans from TMB/RAT Perspective • Personnel: • Yangheng Zheng has been debugging the setup at UF and UC FAST sites. • Martin von der Mey will go to CERN mid-May through June 14. • Equipment: • Bring 4 TMB 2004A, 2 RAT2004A, rear card cage, and special backplane with rear connectors. • May 18-24 unstructured beam period: • Use the new CCB. • ALCT signals fed through RAT module. • Use the PCcontroller-- new software (as much as possible). • Time in the peripheral crate. • Hopefully get the entire chain working to SP output. • June 7-14 structured beam period: • Add RPC inputs to RAT module, take data. • Study ME1/1 variant. Endcap Muon meeting@OSU

  11. Beyond the Test Beam/Conclusions • TMB boards: • Would like to understand the source of regulator instability. • Otherwise, the base board is ready to go into production. • Mezzanine boards: • XC2V4000’s can be procured right away. • Slight tweaks are needed to mezzanine card layout (~1 month). • RAT modules: • Boards pass bench tests. • Would like to see them working with RPC & Link Board inputs at the test beam. • Would like to see them working with the new peripheral crate backplane (June?) • Want to understand cable installation and strain relief with full crate mock-up (where, when?) Endcap Muon meeting@OSU

  12. CSC Peripheral Crate Timing • This note at http://www.physics.ucla.edu/~hauser/CSC_peripheral_timing.ppt • TTC distribution to peripheral crate cards • TMB-CFEB diagram • TMB-ALCT diagram • Details of L1A-LCT coincidences in TMB & DMB • TMB clocking to MPC • (CCB-TTC clocking details) Endcap Muon meeting@OSU

  13. TMB-ALCT Block Diagram Crate Master clock TMB TMB Master clock ALCT section Latch input ALCT data • Adjust ALCTtx for optimal latching of ALCT output data at TMB 2ns/bin Latch output ALCT commands ALCT -RX clock CCB test pulse commands • Adjust ALCTrx for optimal latching TMB output data at ALCT ALCT -TX clock TMB pass- through ALCT commands ALCT data ALCT ALCT Master clock ALCT Main FPGA • Adjust Delay ASICs for max. probability for ALCTs to come in one BX Internal test pulse via VME command to TMB Asynch. test pulse from VME write to CCB Delay ASICs ALCT latch raw data Synch. test pulse from TTC command or VME write to CCB Main FPGA OR ~2.2ns/bin AFEB CSC Test Pulse Strips AFEB data Test pulse to AFEB amplifier or test strips (select via VME write to TMB to ALCT Slow Control FPGA register) 2ns/bin Endcap Muon meeting@OSU

  14. TMB-DMB Block Diagram TTC/CCB Crate Master Clock, L1A TMB DMB TMB Master Clock, L1A DMB Master Clock, L1A CLCT DAV delay L1A*CLCT DAV Coinc. CLCT-DAV LCT-L1A Coinc. starts TMB readout CLCT Readout queue CLCT FIFO DMB-DDU readout Controller logic ALCT DAV delay L1A*ALCT DAV Coinc. ALCT-DAV LCT -read delay LCTs to MPC From ALCT readout queue ALCT FIFO CFEB DAV Coinc. CFEB Clock phase L1A delay L1A ALCT/ CLCT/ RPC Coincidence RPC delay 1 ns/bin CFEB DAV delay CFEBs “hit” Auto set Cable Equal. delay AFF (Active FEB Flags) Cable Equal. delay CFEB FIFOs (5) CFEB -DAV CLCT Final logic AFF-L1A Coinc. Starts CFEB digi. & readout RPC logic AFF delay ALCT delay Output FPGA fixed CFEB Clock SCAs, ADCs, Memories From RPC/ RAT Store SCA data command From ALCT CLCT pre-trigger logic Comparators CFEB • (external L1A = LHC & Test Beam operation modes) Endcap Muon meeting@OSU

  15. TMB 2003A Detail Endcap Muon meeting@OSU

  16. RAT2003A Detail To TMB and 3.3v, 1.8v power These Connectors for GND Only Spartan 2E FPGA for RPC RPC connectors ALCT SCSI input connectors Endcap Muon meeting@OSU

More Related