40 likes | 165 Vues
Adding IP to a Hardware Design. Lab 2 Introduction. Introduction. This lab guides you through the process of adding peripherals to an existing processor system via the IP Catalog in XPS. An MHS file will be modified, and design netlists will be created via Platform Generator
E N D
Adding IP to a Hardware Design Lab 2 Introduction This material exempt per Department of Commerce license exception TSU
Introduction • This lab guides you through the process of adding peripherals to an existing processor system via the IP Catalog in XPS. • An MHS file will be modified, and design netlists will be created via Platform Generator • The bitstream will be generated from ISE
Objectives After completing this module, you will be able to: • Add additional IP to a hardware design • Implement the design by utilizing ISE
Add GPIO Cores Add SW code to read state of DIP switches and Push Buttons and display on hyperterm OPB Bus PLB Bus UART GPIO DIP Switches PLB2OPB PPC GPIO Push Buttons PLB BRAM Cntlr PLB BRAM MY IP LEDs PLB BRAM Cntlr PLB BRAM Timer INTC ICON IBA